## Simplifying Xilinx and Altera FPGA Debug



### Debug Your FPGA Design At Full Speed

Solutions such as mixed signal oscilloscopes (MSOs) and logic analyzers with FPGAView<sup>™</sup> enable you to instantly move probe points within your Xilinx and Altera FPGAs without the need to recompile your design. Plus the ability to correlate internal FPGA signal activity to board-level signals can make the difference between hitting your schedule and missing your time-to-market window.

### Introduction

The phenomenal growth in design size and complexity continues to make the process of design verification a critical bottleneck for systems based on Field Programmable Gate Arrays (FPGAs). Limited access to internal signals, advanced FPGA packages, and printed circuit board (PCB) electrical noise are all contributing factors in making design debug and verification the most difficult process of the design cycle. You can easily spend the majority of your design cycle time debugging and verifying your design. To help you with the process of design debug and verification, new tools are required to help debug your design while it is running at full speed on your FPGA.

This application note focuses on the issues and techniques that can help you become more efficient when debugging your FPGA systems.



### Simplifying FPGA Debug

Application Note



Figure 1. FPGA Design Flow.

### **FPGA Design Process Overview**

There are two distinct phases in bringing an FPGA system to market: the Design Phase and the Debug and Verification Phase (See Figure 1). The primary tasks in the Design Phase are entry, simulation, and implementation. The primary tasks in the Debug and Verification Phase are to validate the design and correct any bugs found.

### **The Design Phase**

Not only is the design captured in this phase, but debugging begins with the use of simulation tools. The proper use of simulation has proven to be an effective way of finding and correcting many design errors. However, simulation should not be relied upon as the only tool to debug a FPGA design. There are too many things that simulation just can not catch. In the Design Phase you also need to look ahead to the Debug and Verification Phase and plan how you will debug your FPGA in-circuit and at-speed. This should lead you to define the overall debug approach, help identify any test and measurement tools required, and identify any impact that the chosen debug method has on the design of the board.

### The Debug and Verification Phase

During the Debug Phase, you need to find the hard problems that were not caught by simulation. Doing this in a time-effective way is the challenge.

In this application note, we will look at how to select the proper FPGA debug methodology, how to effectively plan for debug during the design phase, and how to harness the power of new methodologies that allow you see many internal FPGA signals using just a few FPGA pins. Done properly, this will allow you to breakthrough your most difficult FPGA debug problems.

### **FPGA** Debug Methodologies

The key choice that needs to be made in the design phase is which FPGA debug methodology to use. Ideally, you want a methodology that is portable to all of your FPGA designs, provides you insight into both your FPGA operation and your system operation, and gives you the power to pinpoint and analyze difficult problems.

There are two basic in-circuit FPGA debug methodologies: the use of an embedded logic analyzer and the use of external test equipment, such as a mixed signal oscilloscope or logic analyzer. The choice of which methodology to use depends on the debug needs of your project.

### Embedded Logic Analyzer Core

The major FPGA vendors offer embedded logic analyzer cores. Examples include SignalTap<sup>®</sup> II from Altera and ChipScope<sup>™</sup> ILA from Xilinx. These intellectual property blocks are inserted into your FPGA design and provide both triggering capability and storage capability. FPGA logic resources are used to implement the trigger circuit and FPGA memory blocks are used to implement the storage capability. JTAG is used to configure the operation of the core and is used to pass the captured data to a PC for viewing.

Because the embedded logic analyzer uses internal FPGA resources, they are most often used with larger FPGAs that can better absorb the overhead of the core. Typically you want the core to take up no more than 5% of the available FPGA logic resources.

As with any debug methodology, there are some tradeoffs that you should be aware of:

### Pins vs. Internal Resources

Embedded logic analyzer cores use no additional pins since they are accessed via the existing JTAG pins. This means that you can use this method even if your design is pin-constrained. The trade-off is that you use internal FPGA logic resources and memory blocks that could be used to implement your design. Also, since internal memory is used to capture the data, memory depths tend to be relatively shallow.

### Probing vs. Operating Mode

The probing for an embedded logic analyzer core is simple. It uses the existing JTAG pins, so you do not need to worry about how to connect an external logic analyzer to your system. The trade-off is that while the embedded logic analyzer gives you visibility into the operation of your FPGA, you do not have a way of correlating that information to board-level or systemlevel information. The correlation of signals inside the FPGA with those outside of the FPGA is often critical to solving the toughest of debug challenges.

### Cost vs. Flexibility

Most FPGA vendors offer their embedded logic analyzer cores for less than the cost of a full-functional external logic analyzer. As you would expect though, embedded logic analyzer cores offer less functionality than a full-function logic analyzer – functionality that is often needed to capture and analyzer your tough debug challenges. For example, embedded logic analyzers can only operate in state mode – they capture data synchronous to a specified clock that is present in your FPGA design and therefore can not provide accurate signal timing relationships.

### **External Test Equipment**

Because of some of the limitations of the embedded logic analyzer methodology, many FPGA designers have adopted a methodology that uses the flexibility of the FPGA and the power of an external mixed signal oscilloscope such as the MSO4000 Series, or logic analyzer such as the TLA Series.

In this methodology, internal signals of interest are routed to unused pins of the FPGA, which are then connected to the external test equipment. This approach leverages the very deep acquisition memory in the external test equipment, which is useful when debugging problems where the symptom and the actual cause are separated by a large amount of time. It also offers the ability to correlate the internal FPGA signals with other activity in the system.

As with the embedded logic analyzer methodology, there are trade-offs to consider:

### Pins vs. Internal Resources

The external test equipment approach uses very few (if any) logic resources and no FPGA memory. This frees these resources to IMPLEMENT your functionality. The trade-off is now that you need to dedicate some number of incremental pins for debug. These are, obviously, pins that could have been used by your design.

### Probing vs. Operating Mode

The probe connections to the external test equipment is a little more involved than the probing required for the embedded logic analyzer approach. Rather than being able to reuse the JTAG connector that is already on your board, you need to determine how to access your FPGA signal with the MSO or logic analyzer probes. The easiest technique is to add a debug connector to your board. This will also enable you to easily correlate your FPGA signals with other signals in the system.

### Cost vs. Flexibility

While it is true that external test equipment may have a higher initial cost than an embedded logic analyzer, you can also solve a wider range of problems with it. Not only is the MSO or logic analyzer useful for FPGA debug, it can be used to solve your other digital and mixed signal design challenges. You also get more flexibility in acquisition modes and trigger capability. With an external MSO, you have the ability to trigger on and capture a wide variety of analog, digital, and serial signals with very high timing resolution. With an external logic analyzer, you have access to as many as 16 different trigger states and can capture very long buffers of data in timing mode with very high timing resolution.

### Selecting the Appropriate FPGA Debug Methodology

Both methodologies can be useful depending on your situation. The challege is to determine which approach is appropriate for your design. Ask yourself the following questions:

### What are the anticipated problems?

If you think they will be isolated to functional problems within the FPGA, the use of an embedded logic analyzer may be all the debug capability that is required. If, however, you anticipate larger debug problems that require you to verify timing margins, correlate internal FPGA activity with other activity on your board, or require more powerful triggering capability, the use of external test equipment is more suited to your debug needs.

| Feature                 | Embedded<br>Logic Analyzer | External Mixed<br>Signal Oscilloscope | External<br>Logic Analyzer |
|-------------------------|----------------------------|---------------------------------------|----------------------------|
| Sample Depth            |                            |                                       | $\sqrt{}$                  |
| Debugging Timing Issues |                            | $\checkmark$                          |                            |
| Correlation             |                            | $\checkmark$                          |                            |
| Performance             |                            | $\checkmark$                          |                            |
| Triggering Capability   |                            | $\checkmark$                          | $\sqrt{\sqrt{1}}$          |
| Output Pin Usage        | $\checkmark$               |                                       |                            |
| Acquisition Speed       |                            | $\checkmark$                          |                            |

▶ Table 1. Selecting the right FPGA Debug Methodology that meets your needs.

# Will you have a need to look at at-speed timing information in addition to just state data?

An external MSO or logic analyzer allows you to see the detailed timing relationships of your FPGA signals with resolution much less than a nanosecond. This helps verify that events are really happening as they are designed to and allows you to verify the timing margins of your design. An embedded logic analyzer can only capture data synchronous to a specified clock that is present in your FPGA.

### How deep of a capture will you need?

You will have access to a greater sample depth with an external MSO or logic analyzer. In SignalTap II for instance, the maximum sample depth is set to 128 Kb,

which is a device constraint. However, with an external MSO you can capture up to 10M samples, and with a logic analyzer you will be able to capture up to 256M samples. This can help you see more of the problem and its potential cause, thus shortening your debug time.

### Are you more pin-constrained or resourceconstrained in your design?

Using an embedded logic analyzer requires no additional output pins but internal FPGA resources must be used to implement the logic analyzer functions. Using external test equipment requires the use of additional output pins but minimizes (or eliminates) the need to use internal FPGA resources.

Table 1 summarizes the relative strengths of each approach.



Figure 2. Typical FPGAView implementation.

### The FPGAView™ Advantage

### **Overview of FPGAView**

The external test equipment method makes effective use of the "P" in FPGA to reprogram the device as needed to route the internal signals of interest to what is typically a small number of pins. This is a very useful approach but it does have limitations:

- Every time you need to look at a different set of internal signals, you need to change your design (either at the RTL-level or using an FPGA editor tool) to route the desired set of signals to the debug pins. This is not only time-consuming but, if it requires a re-compile of the design, can change the timing of the design and potentially hide the problem you need to solve.
- Typically there are a small number of debug pins and the 1:1 relationship between internal signals and debug pins limits visibility and insight into the design.

To overcome these limitations, a method of FPGA debug has been created that delivers all of the advantages of the external test equipment approach while removing its primary limitations. First Silicon Solution's FPGAView, used with a Tektronix MSO4000 Series mixed signal oscilloscope or TLA Series logic analyzer, provides a complete solution for debugging your Xilinx and Altera FPGAs and surrounding hardware (See Figure 2). This combination allows you to:

- View internal activity and external activity simultaneously
- Quickly change your FPGA probe points without recompiling your design
- Monitor multiple internal FPGA signals per pin

In addition, FPGAView can handle multiple test cores in a single device (useful for monitoring different clock domains) and multiple FPGA devices on a JTAG chain.

| debug pins                 |                                      |                      |                   |           |                                     |                       |
|----------------------------|--------------------------------------|----------------------|-------------------|-----------|-------------------------------------|-----------------------|
|                            | 🔳 lai1.lai                           |                      |                   |           |                                     |                       |
|                            | Instance Manager: Ready              |                      | 2 ×               | JTAG Chai | n Configuration: JTAG ready         | 2                     |
|                            | Instance Status                      | Incremental Con      | npilation LEs: 85 | Hardware: | USB-Blaster [USB-0]                 | ▼ Setup               |
| Specify Number of<br>Banks |                                      |                      | <u> </u>          | Device:   | @1: EP2560ES (0x020930DD)           | 💌 Scan Chain          |
|                            |                                      |                      |                   | File: 📥   | C:\altera\altera_nios_dev_board_str | atix_2s60_es_2\syst 🗌 |
|                            | Logical View: ×                      | Setup View: Core Par | ameters           |           |                                     |                       |
| Specify Mode               | Core Parameters                      | Pin count:           | 8                 | ÷         |                                     |                       |
|                            | Bank 0 Nins<br>0/7 0/8<br>auto_tai_0 | Bank count:          | 1                 | <u>.</u>  |                                     |                       |
| Specify Clock              |                                      | Output/Capture mode: | Registered/State  |           |                                     |                       |
| if using State Mode)       |                                      | Clock                |                   |           |                                     |                       |
|                            |                                      | Power-up state:      | Tri-stated        | •         |                                     |                       |

Figure 3a. Example of Altera's Logic Analyzer Interface Editor used to define and insert test core.

### **Using FPGAView**

Using FPGAView consists of these easy steps:

- Step 1. Configure and insert the appropriate test core into your FPGA design
- Step 2. Configure FPGAView to match your debug environment
- Step 3. Establish the mapping of FPGA pins to MSO or TLA logic analyzer channels
- Step 4. Make your measurement

Each of these steps is described in more detail in the following sections.

### Step 1. Insert Core

The first step is to configure the test core and insert it into your design. For example, when using Altera devices, you use Altera's Logic Analyzer Interface Editor to create a test core that best suits your need (See Figure 3a). FS2's On-Chip Instrumentation Generator (OCIGEN) is used to specify and insert a test core into Xilinx devices (See Figure 3b). With most test cores you can specify the following parameters:

Pin Count: Signifies the number of pins you want dedicated to your external test equipment interface.

- Bank Count: Signifies the number of internal signals that you want to map to each pin.
- Output/Capture Mode: Selects the type of acquisition you want to perform. You can select Combination/Timing or Registered/State.

Clock: If you selected a capture mode of Registered/State, this allows you to select the sample clock for the test core.

After selecting the appropriate parameters for your debug requirements, you need to select which pins will be used by the test core for output. You will also need to select which signals are to be probed and groups those signals into banks.

### Simplifying FPGA Debug

► Application Note

| Tools Help            | ator OCI Generat         |                             |        |
|-----------------------|--------------------------|-----------------------------|--------|
| st Core - Step 1 of 5 |                          |                             |        |
|                       |                          |                             |        |
|                       | Select CLAM Core:        | Xilinx                      |        |
| âlinx                 |                          |                             |        |
|                       | Acquisition mode:        | State (Synchronous)         | *      |
|                       | Signal Banks:            | 1                           | ~      |
|                       | Signals per Bank:        | 32                          | ~      |
|                       | Data Interleaving (TDM): | 1x                          | v<br>v |
|                       | Clock Edge:              | Rising                      | *      |
|                       | Timing Closure:          | Unregistered inputs         | ~      |
| BSCAN Parameters      |                          |                             |        |
|                       | Device Family:           | Virtex4                     | ~      |
|                       |                          | Disable BSCAN Instantiation |        |
|                       | Virtex 4 BSCAN Chain:    | USER1                       | ~      |
|                       | BSCAN Chain:             | USER1                       | ~      |
| Core Utilization      |                          |                             |        |
| .UT Count:            | FF Count:                | Pin Count:                  |        |
|                       |                          |                             |        |
|                       |                          |                             |        |
|                       |                          |                             |        |
|                       |                          |                             |        |
|                       |                          | Ι                           |        |
|                       |                          |                             |        |
|                       |                          |                             |        |
|                       |                          |                             |        |
|                       |                          |                             |        |

Figure 3b.

| JSB0: 0x0699                                  | 0K<br>0x0401:CQ100 | 004.INSTR | - |
|-----------------------------------------------|--------------------|-----------|---|
| ASRL1::INSTR<br>ASRL5::INSTR<br>ASRL10::INSTI | -                  |           |   |
| SULTA NUS 1                                   |                    |           |   |
|                                               |                    |           |   |

Figure 5b. Configuring the connection to the MSO4000.

| JTAG Inter                                | face 🛛 🛛 🔀                    |
|-------------------------------------------|-------------------------------|
| ☑ JTAG cable is c                         | onnected to this machine.     |
| JTAG server<br>hostname or IP<br>address. | localhost                     |
| JTAG server<br>password.                  | Connect                       |
|                                           | ect JTAG<br>lefface<br>JSB-0] |
| Cancel                                    | ок                            |

Figure 4. Configuring the connection to the JTAG Programming Cable.

| TLA Netwo                       | • 🗖 🗖 🔀                           |
|---------------------------------|-----------------------------------|
| Entor TLA ho<br>address (dotted | istname or IP<br>-decimal format) |
| OK                              | Cancel                            |

Figure 5a. Configuring the connection to the TLA.

## Step 2. Configure FPGAView to match your debug environment

From the FPGAView window, you establish the connection to the JTAG programming cable (See Figure 4) as well as connecting to the external test equipment. Figure 5a and 5b show the connection to the TLA Series logic analyzer, MSO4000 Series oscilloscope, or PC workstation. These configurations provide you with the flexibility needed to match your debug challenges.

| Drag signals from FPGA lis<br>match your board's actual ( |          |      |                           | L      | ogic/          | Analyzer                |           |                |
|-----------------------------------------------------------|----------|------|---------------------------|--------|----------------|-------------------------|-----------|----------------|
|                                                           | 4        |      | C lektronix O             | Pr     | obe            | Probe<br>Type<br>P6434  | Tektron   | TE             |
|                                                           | ×        |      | Caron Co                  | Slo    | e I            | Slot                    | ator      | 1/0            |
| FPGA S                                                    | Signal   | Ĩ    | Pin 1 side                | CK0-A  | 3-A2           | Q3E3E2                  | Pin 38 si | <br>de         |
| ignal Name                                                | Location |      | Signal                    | Probe  | Pin            | Signal                  | Probe     | Pin            |
|                                                           |          |      | GND                       |        | 1              | GND                     |           | 2              |
|                                                           |          |      | GND                       |        | 3              | GND                     |           | 4              |
|                                                           |          |      | 20.0243                   | CLK(0) | 57             | 2.510                   | Q3        | 6<br>8         |
|                                                           |          |      |                           | A3(7)  |                |                         | E3(7)     | 8              |
|                                                           |          |      |                           | A3(6)  | 9              |                         | E3(6)     | 10             |
|                                                           |          | -    |                           | A3(5)  | 11             |                         | E3(5)     | 12             |
|                                                           |          | Drag |                           | A3(4)  | 13             |                         | E3(4)     | 14             |
|                                                           |          | and  |                           | A3(3)  | 15             |                         | E3(3)     | 16             |
|                                                           |          | Drop |                           | A3(2)  | 17             |                         | E3(2)     | 18             |
|                                                           |          | >>>  |                           | A3(1)  | 19             |                         | E3(1)     | 20             |
|                                                           |          |      | Section and the sector to | A3(0)  | 21             |                         | E3(0)     | 22             |
|                                                           |          |      | altera_reserved_lai_0_11  | A2(7)  | 21<br>23       |                         | E2(7)     | 24             |
|                                                           |          |      | altera_reserved_lai_0_10  | A2(6)  | 25             |                         | E2(6)     | 26             |
|                                                           |          |      | altera_reserved_lai_0_9   | A2(5)  | 25<br>27<br>29 |                         | E2(5)     | 26<br>28<br>30 |
|                                                           |          |      | altera_reserved_lai_0_8   | A2(4)  | 29             |                         | E2(4)     | 30             |
|                                                           |          |      | altera_reserved_lai_0_7   | A2(3)  | 31             | altera_reserved_lai_0_3 | E2(3)     | 32             |
|                                                           |          |      | altera_reserved_lai_0_6   | A2(2)  | 33             | altera_reserved_lai_0_2 | E2(2)     | 34             |
|                                                           |          |      | altera_reserved_lai_0_5   | A2(1)  | 35             | altera_reserved_lai_0_1 | E2(1)     | 36             |
|                                                           |          |      | altera_reserved_lai_0_4   | A2(0)  | 37             | altera_reserved_lai_0_0 | E2(0)     | 38             |
|                                                           |          |      | a survey and the state    |        |                | And the second second   | 100 M     |                |

Figure 6. FPGAView maps pins quickly and easily.

# Step 3. Map FPGA Pins to Mixed Signal Oscilloscope or Logic Analyzer

The next step is to map the physical connection between the FPGA pins and the MSO4000 Series mixed signal oscilloscope or TLA Series logic analyzer. This will allow FPGAView to automatically update the signal names displayed on the MSO or logic analyzer to match those of the signals in the FPGA design currently being monitored by the test core. To do this, simply click on the Probes button to bring up a drag-and-drop window for connecting the test core output signal names with the correct channels on the logic analyzer (See Figure 6). This assignment process is only necessary once for a given target connection.

### Simplifying FPGA Debug

Application Note



Figure 7. Select desired Bank of signals to measure.

#### Step 4. Make Your Measurement

The Bank list pull-down lets you select which Bank you want to measure. Once the Bank is selected, FPGAView communicates to your FPGA via the JTAG interface and configures the test core so that the desired Bank is selected.

FPGAView also programs the MSO4000 Series mixed signal oscilloscope or TLA Series logic analyzer with these names into the assigned channels making it easy to interpret your measurement results. To measure a different set of internal signals, you simply choose a different bank of signals (See Figure 7). Correlating these FPGA signals with other signals in your system is done automatically by the full-featured MSO4000 Series (See Figure 8a) or TLA Series (See Figure 8b).

|                                                                                                                 | MMMM                                   | MM | M.M.M.         | MMM                    | MMM         |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------|----|----------------|------------------------|-------------|
| CONTROL COR                                                                                                     | v VV VV VV VV<br>itrol_i[Load_Index[0] |    | han ald not hi | A AA AA AA             | VA HO RA    |
| TV                                                                                                              | itrol_i[Load_Index[1]                  |    |                |                        | 1           |
| A second second                                                                                                 | itrol_i[Load_Index[2]                  |    |                |                        |             |
| CONTROL:Cor                                                                                                     | trol_i[BCDout[0]                       |    |                |                        | 1           |
| CONTROL:Cor                                                                                                     | itrol_i[BCDout[1]                      |    |                |                        |             |
| CONTROL:Cor                                                                                                     | itrol_i[BCDout[2]                      |    |                |                        |             |
| 7                                                                                                               | itrol_i[BCDout[3]                      |    |                |                        |             |
| <b>S</b>                                                                                                        | itrol_i[BCDout[4]                      |    |                |                        |             |
| 9                                                                                                               | itrol_i[BCDout[5]                      |    |                |                        |             |
| CONTROL:Cor                                                                                                     | trol_i[BCDout[6]                       |    |                |                        |             |
| 5 CONTROL:Cor                                                                                                   | itrol_i[BCDout[7]                      |    |                |                        |             |
| CONTROL:Cor                                                                                                     | itrol_i[Load                           |    |                |                        |             |
| CONTROL:Cor                                                                                                     | itrol_i[Expired                        |    |                |                        |             |
| CONTROL:Cor                                                                                                     | itrol_i State[0]                       |    |                |                        |             |
| CONTROL:Cor                                                                                                     | itrol_i State[1]                       |    |                |                        |             |
| The second se | itrol_i State[2]                       |    |                |                        |             |
| (1) 5.00 V                                                                                                      |                                        |    | 40.0ns         | 5.00GS/s<br>10k points | DT J 1.40 V |
|                                                                                                                 |                                        |    | D15-D0         | esolution: 2.00ns      |             |

Figure 8a. MSO4000 Series mixed signal oscilloscope and FPGAView simplify FPGA system debug.

## 

 Figure 8b. TLA Series logic analyzer automates and simplifies many measurements.

### Summary

By carefully considering your debug needs during the design phase, you will be able to select the appropriate debug methodology that will both simplify the process and help save you time. The embedded logic analyzer and external test equipment approaches have their own strengths and weaknesses, but new methods such as FPGAView make the external test equipment approach even more appealing. The ability to instantly move probe points without the need to recompile your design and the ability to correlate internal FPGA signal activity to board-level signals can make the difference between hitting your schedule and missing your time-to-market window.

### **Contact Tektronix:**

ASEAN / Australasia (65) 6356 3900 Austria +41 52 675 3777 Balkan, Israel, South Africa and other ISE Countries +41 52 675 3777 Belgium 07 81 60166 Brazil & South America (11) 40669400 Canada 1 (800) 661-5625 Central East Europe, Ukraine and the Baltics +41 52 675 3777 Central Europe & Greece +41 52 675 3777 **Denmark** +45 80 88 1401 Finland +41 52 675 3777 France +33 (0) 1 69 86 81 81 Germany +49 (221) 94 77 400 Hong Kong (852) 2585-6688 India (91) 80-22275577 Italy +39 (02) 25086 1 Japan 81 (3) 6714-3010 Luxembourg +44 (0) 1344 392400 Mexico, Central America & Caribbean 52 (55) 5424700 Middle East, Asia and North Africa +41 52 675 3777 The Netherlands 090 02 021797 Norway 800 16098 People's Republic of China 86 (10) 6235 1230 Poland +41 52 675 3777 Portugal 80 08 12370 Republic of Korea 82 (2) 6917-5000 Russia & CIS +7 (495) 7484900 South Africa +27 11 206 8360 Spain (+34) 901 988 054 Sweden 020 08 80371 Switzerland +41 52 675 3777 Taiwan 886 (2) 2722-9622 United Kingdom & Eire +44 (0) 1344 392400 USA 1 (800) 426-2200 For other areas contact Tektronix, Inc. at: 1 (503) 627-7111 Updated 1 June 2007

Our most up-to-date product information is available at: **www.tektronix.com** 

- F

Copyright © 2007, Tektronix. All rights reserved. Tektronix products are covered by U.S. and foreign patents, issued and pending. Information in this publication supersedes that in all previously published material. Specification and price change privileges reserved. TEKTRONIX and TEK are registered trademarks of Tektronix, Inc. All other trade names referenced are the service marks, trademarks or registered trademarks of their respective companies.

06/07 FLGWOW

52W-20065-1

